Поиск по каталогу |
(строгое соответствие)
|
- Профессиональная
- Научно-популярная
- Художественная
- Публицистика
- Детская
- Искусство
- Хобби, семья, дом
- Спорт
- Путеводители
- Блокноты, тетради, открытки
Low Power and High Speed Parallel Multipliers for DSP Applications. Performance Evaluation of Low Power and High Speed Bypassing and Booth Multipliers for Digital Signal Processing
В наличии
Местонахождение: Алматы | Состояние экземпляра: новый |
Бумажная
версия
версия
Автор: Nirlakalla Ravi,Thota Subba Rao and Talari Jayachandra Prasad
ISBN: 9783659953422
Год издания: 2016
Формат книги: 60×90/16 (145×215 мм)
Количество страниц: 188
Издательство: LAP LAMBERT Academic Publishing
Цена: 42738 тг
Положить в корзину
Позиции в рубрикаторе
Отрасли экономики:Код товара: 165359
Способы доставки в город Алматы * комплектация (срок до отгрузки) не более 2 рабочих дней |
Самовывоз из города Алматы (пункты самовывоза партнёра CDEK) |
Курьерская доставка CDEK из города Москва |
Доставка Почтой России из города Москва |
Аннотация: The remarkable increase in transistor densities in modern VLSI systems has direct to a surge in power and energy dissipation to levels not seen before. This tendency will continue to produce as more transistors are packed into the same area. Therefore, power and energy-aware design flows are becoming trendy in both ends of the design space, high-performance and portable applications. In this study, the power and energy reduction techniques at the architecture, circuit, and device levels are presented. With the intention of diminishing power, we proposed a novel method for Conventional Array Multiplier. In the proposed design, final adder RCA is removed and the generated carry bits from the partial products are fed to the input of a full adder cell whose one of the input is zero. We applied final adder RCA removal method at the final addition stage of Column Bypassing Multiplier and Modified Booth Encoder Multiplier for low power applications. The proposed MBEM encoder is designed with only one XOR with two inputs and two outputs. Between two outputs, one is taken at before of an inverter, the function is XNOR. The second is taken at after the inverter for XOR function.
Ключевые слова: High Speed, Low Power, Bypass and Booth Multiplier designs
Похожие издания
Отрасли экономики: Приборостроение -> Производство электронных компонентов Aneesh S Perumprath,Korhan Cengiz and Ajesh Faizal Design of Finfet Based Low Power High Speed and 3-bit Flash Adc. . 2020 г., 92 стр., мягкий переплет To achieve the power consumption scaling is important in all circuits. In CMOS based circuits scaling can be done up to limited range after that it will introduce short channel effects. To overcome above drawback FINFET has been introduced. Comparator is one of the components most importantly required in analog to digital converter. Operational... | 17663 тг | |
Отрасли экономики: Приборостроение -> Производство электронных компонентов Sakshi Rajput Low Power High Speed Sense Amplifier for CMOS SRAM. Schematic and Analysis. 2012 г., 64 стр., мягкий переплет One of the major issues in the design of SRAMs is the memory access time (or speed of read operation). For having high performance SRAMs, it is essential to take care of the read speed both in the cell-level design and in the design of a clever sense amplifier. Sense amplifiers are one of the most critical circuits in the organization of CMOS... | 29932 тг | |
Отрасли экономики: Промышленность в целом Srinivasulu Gundala Design of Low Power High Speed Level Shifters For Multi VDD Systems. . 2019 г., 52 стр., мягкий переплет The power consumption and speed performance of VLSI circuits can be optimised by number methodologies, the methodologies which involve power supply voltage reduction is consider as effective and efficient technique, as decreases in power supply voltage leads to reduction of speed performance and power consumption of the VLSI design. The best... | 24697 тг | |
Отрасли экономики: Приборостроение -> Производство электронных компонентов Liyaqat Nazir Principles and Practices of Low Power High Speed TIQ Based Flash ADC. . 2017 г., 100 стр., мягкий переплет This book targets ADC design using TIQ technique. The aim of the book is to provide step by step guidelines to design an ADC using Threshold inverter Quantization Technique. the book comprehensively discusses and analyses Comparator design usin TIQ technique, discusses various encoder topologies to cover various design related issues in Analog... | 31686 тг | |
Отрасли экономики: Приборостроение -> Производство электронных компонентов Manish Kumar Design of a Low Power High Speed ALU. . 2015 г., 80 стр., мягкий переплет This book presents design of a low power high speed 1-bit ALU in 45nm CMOS technology. Low power high speed circuit design has emerged as a challenging and an emerging field among circuit designers and researchers. A 1-bit ALU is designed in 45nm CMOS technology by using CMOS, nMOS PTL and GDI circuit techniques and its performance characteristics... | 25692 тг |